

# Intelligent Power Module (IPM) 1200 V, 10 A

# Advance Information

# NFAM1012L5BT

The NFAM1012L5BT is a fully-integrated inverter power module consisting of an independent High side gate driver, LVIC, six IGBT's and a temperature sensor (TSU by LVIC and NTC Thermistor), suitable for driving permanent magnet synchronous (PMSM) motors, brushless DC (BLDC) motors and AC asynchronous motors. The IGBT's are configured in a three-phase bridge with separate emitter connections for the lower legs for maximum flexibility in the choice of control algorithm.

The power stage has under-voltage lockout protection (UVP). Internal boost diodes are provided for high side gate boost drive.

#### **Features**

- Three-phase 1200 V, 10 A IGBT Module with Independent Drivers
- Active Logic Interface
- Built-in Under-voltage Protection (UVP)
- Integrated Bootstrap Diodes and Resistors
- Separate Low-side IGBT Emitter Connections for Individual Current Sensing of Each Phase
- Temperature Sensor (TSU Output by LVIC or NTC Thermistor)
- UL Certification: E339285
- This is a Pb-Free Device

#### **Typical Application**

- Industrial Drives
- Industrial Pumps
- Industrial Fans
- Industrial Automation



Figure 1. Application Schematic

This document contains information on a new product. Specifications and information herein are subject to change without notice.



CASE MODGC MINI DIP39, 31.0x54.5

#### **MARKING DIAGRAM**

O NFAM1012L5BT O ZZZATYWW

NFAM1012L5BT = Specific Device Code
ZZZ = Assembly Lot Code
A = Assembly Location
T = Test Location
Y = Year
WW = Work Week

Device marking is on package top side

# ORDERING INFORMATION

| Device       | Package                       | Shipping <sup>†</sup><br>(Qty / Packing) |
|--------------|-------------------------------|------------------------------------------|
| NFAM1012L5BT | DIP39, 31.0x54.5<br>(Pb-Free) | 90 / BOX                                 |



Figure 2. Application Schematic - Adjustable Option



Figure 3. Equivalent Block Diagram

**Table 1. PIN FUNCTION DESCRIPTION** 

| Pin  | Name    | Description                                                            |
|------|---------|------------------------------------------------------------------------|
| 1    | VS(U)   | High-Side Bias Voltage GND for U Phase IGBT Driving                    |
| (2)  | -       | Dummy                                                                  |
| 3    | VB(U)   | High-Side Bias Voltage for U Phase IGBT Driving                        |
| 4    | VDD(UH) | High-Side Bias Voltage for U Phase IC                                  |
| (5)  | -       | Dummy                                                                  |
| 6    | HIN(U)  | Signal Input for High-Side U Phase                                     |
| 7    | VS(V)   | High-Side Bias Voltage GND for V Phase IGBT Driving                    |
| (8)  | -       | Dummy                                                                  |
| 9    | VB(V)   | High-Side Bias Voltage for V Phase IGBT Driving                        |
| 10   | VDD(VH) | High-Side Bias Voltage for V Phase IC                                  |
| (11) | -       | Dummy                                                                  |
| 12   | HIN(V)  | Signal Input for High-Side V Phase                                     |
| 13   | VS(W)   | High-Side Bias Voltage GND for W Phase IGBT Driving                    |
| (14) | -       | Dummy                                                                  |
| 15   | VB(W)   | High-Side Bias Voltage for W Phase IGBT Driving                        |
| 16   | VDD(WH) | High-Side Bias Voltage for W Phase IC                                  |
| (17) | -       | Dummy                                                                  |
| 18   | HIN(W)  | Signal Input for High-Side W Phase                                     |
| (19) | -       | Dummy                                                                  |
| 20   | VTS     | Voltage Output for LVIC Temperature Sensing Unit                       |
| 21   | LIN(U)  | Signal Input for Low-Side U Phase                                      |
| 22   | LIN(V)  | Signal Input for Low-Side V Phase                                      |
| 23   | LIN(W)  | Signal Input for Low-Side W Phase                                      |
| 24   | VFO     | Fault Output                                                           |
| 25   | CFOD    | Capacitor for Fault Output Duration Selection                          |
| 26   | CIN     | Input for Current Protection                                           |
| 27   | VSS     | Low-Side Common Supply Ground                                          |
| 28   | VDD(L)  | Low-Side Bias Voltage for IC and IGBTs Driving                         |
| (29) | -       | Dummy                                                                  |
| (30) | -       | Dummy                                                                  |
| 31   | NW      | Negative DC-Link Input for U Phase                                     |
| 32   | NV      | Negative DC-Link Input for V Phase                                     |
| 33   | NU      | Negative DC-Link Input for W Phase                                     |
| 34   | W       | Output for U Phase                                                     |
| 35   | V       | Output for V Phase                                                     |
| 36   | U       | Output for W Phase                                                     |
| 37   | Р       | Positive DC-Link Input                                                 |
| 38   | VTH     | Thermistor Bias Voltage (T) / Not connection                           |
| 39   | RTH     | Series Resister for Thermistor (Temperature Detection) *optional for T |

Table 2. ABSOLUTE MAXIMUM RATINGS  $T_C = 25$ °C (Notes 1)

| Rating                                                                    | Symbol     | Conditions                                                                           | Value       | Unit  |
|---------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------|-------------|-------|
| Supply Voltage                                                            | VPN        | P – NU, NV, NW                                                                       | 900         | V     |
| Supply Voltage (Surge)                                                    | VPN(Surge) | P - NU, NV, NW, (Note 2)                                                             | 1000        | V     |
| Self Protection Supply Voltage Limit (Short-Circuit Protection Capability | VPN(PROT)  | VDD = VBS = 13.5 V ~ 16.5 V,<br>Ti = 150°C, Vces < 1200 V,<br>Non-Repetitive, < 2 μs | 800         | V     |
| Collector-Emitter Voltage                                                 | Vces       |                                                                                      | 1200        | V     |
| Maximum Repetitive Revers Voltage                                         | VRRM       |                                                                                      | 1200        | V     |
| Each IGBT Collector Current                                               | ±lc        |                                                                                      | ±10         | Α     |
| Each IGBT Collector Current (Peak)                                        | ±lcp       | Under 1 ms Pulse Width                                                               | ±20         | Α     |
| Control Supply Voltage High-Side                                          | VDD        | VDD(UH, VH, WH), VDD(L) - VSS                                                        | -0.3 to 20  | V     |
| Control Bias Voltage                                                      | VBS        | VB(U) - VS(U), VB(V) - VS(V),<br>VB(W) - VS(W)                                       | -0.3 to 20  | V     |
| Input Signal Voltage                                                      | VIN        | HIN(U), HIN(V), HIN(W), LIN(U), LIN(V),<br>LIN(W) – VSS                              | -0.3 to VDD | V     |
| Fault Output Supply Voltage                                               | VFO        | VFO - VSS                                                                            | -0.3 to VDD | V     |
| Fault Output Current                                                      | IFO        | Sink Current at VFO pin                                                              | 2           | mA    |
| Current Sensing Input Voltage                                             | VCIN       | CIN - VSS                                                                            | -0.3 to VDD | V     |
| Corrector Dissipation                                                     | Pc         | Per One Chip                                                                         | 83          | W     |
| Operating Junction Temperature                                            | Tj         |                                                                                      | -40 to +150 | °C    |
| Storage Temperature                                                       | Tstg       |                                                                                      | -40 to +125 | °C    |
| Module Case Operation Temperature                                         | Tc         |                                                                                      | -40 to +125 | °C    |
| Isolation Voltage                                                         | Viso       | 60 Hz, Sinusoidal, AC 1 minute,<br>Connection Pins to Heat Sink Plate                | 2500        | V rms |

Stresses exceeding those listed in the Maximum Ratings table may damage the device. If any of these limits are exceeded, device functionality should not be assumed, damage may occur and reliability may be affected.

1. Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe

#### **Table 3. THERMAL CHARACTERISTICS**

| Rating                   | Symbol    | Conditions                          | Min | Тур | Max | Unit |
|--------------------------|-----------|-------------------------------------|-----|-----|-----|------|
| Junction to Case Thermal | Rth(j-c)Q | Inverter IGBT Part (per 1/6 Module) | _   | -   | 1.5 | °C/W |
| Resistance               | Rth(j-c)F | Inverter FRD Part (per 1/6 Module)  | _   | _   | 1.8 | °C/W |

<sup>3.</sup> Refer to ELECTRICAL CHARACTERISTICS, RECOMMENDED OPERATING RANGES and/or APPLICATION INFORMATION for Safe Operating parameters.

#### Table 4. RECOMMENDED OPERATING RANGES (Note 4)

| Rating                      | Symbol                 | Conditions                                     | Min  | Тур | Max  | Unit |
|-----------------------------|------------------------|------------------------------------------------|------|-----|------|------|
| Supply Voltage              | VPN                    | P – NU, NV, NW                                 | -    | 600 | 800  | V    |
| Gate Driver Supply Voltages | VDD                    | VDD(UH, VH, WH), VDD(L) – VSS                  | 13.5 | 15  | 16.5 | V    |
|                             | VBS                    | VB(U) - VS(U), VB(V) - VS(V),<br>VB(W) - VS(W) | 13.0 | 15  | 18.5 | V    |
| Supply Voltage Variation    | dVDD / dt<br>dVBS / dt |                                                | -1   | -   | 1    | V/μs |
| PWM Frequency               | fPWM                   |                                                | 1    |     | 20   | kHz  |
| Dead Time                   | DT                     | Turn-off to Turn-on (external)                 | 2    | -   | -    | μs   |

Operating parameters.

<sup>2.</sup> This surge voltage developed by the switching operation due to the wiring inductance between P and NU, NV, NW terminal.

Table 4. RECOMMENDED OPERATING RANGES (Note 4) (continued)

| Rating                      | Symbol    | Conditions                                       | Conditions                   |     | Тур | Max  | Unit  |
|-----------------------------|-----------|--------------------------------------------------|------------------------------|-----|-----|------|-------|
| Allowable r.m.s. Current    | lo        | VPN = 600 V,<br>VDD = VBS = 15 V,<br>P.F. = 0.8. | f <sub>PWM</sub> =<br>5 kHz  | -   | -   | 11.2 | A rms |
|                             |           | Tc ≤ 125°C, Tj ≤ 150°C, (Note 5)                 | f <sub>PWM</sub> =<br>15 kHz | -   | -   | 6.3  |       |
| Allowable Input Pulse Width | PWIN (on) | 400 V ≤ VPN ≤ 800 V,<br>13.5 V ≤ VDD ≤ 16.5 V,   |                              | 2.0 | _   | -    | μs    |
|                             |           | 13.0 V ≤ VBS ≤ 18.5 V,<br>-40°C ≤ Tc ≤ 150°C     |                              | 2.5 | _   | -    |       |
| Package Mounting Torque     |           | M3 Type Screw                                    |                              | 0.6 | 0.7 | 0.9  | Nm    |

Functional operation above the stresses listed in the Recommended Operating Ranges is not implied. Extended exposure to stresses beyond the Recommended Operating Ranges limits may affect device reliability.

- 4. Allowable r.m.s Current depends on the actual conditions.
- 5. Flatness tolerance of the heatsink should be within –50  $\mu$ m to +100  $\mu$ m.

Table 5. ELECTRICAL CHARACTERISTICS (Tc = 25°C, VD = 15 V, unless otherwise noted) (Note 6)

| Pa                           | arameter          | Test Conditio                                                                                                         | ns                                              | Symbol   | Min  | Тур  | Max  | Unit |
|------------------------------|-------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|----------|------|------|------|------|
| INVERTER S                   | SECTION           |                                                                                                                       |                                                 |          |      | 1    |      |      |
|                              | nitter Leakage    | Vce = Vces, Tj = 25°C                                                                                                 |                                                 | Ices     | _    | _    | 1    | mA   |
| Current                      |                   | Vce = Vces, Tj = 150°C                                                                                                |                                                 |          | _    | _    | 10   | mA   |
| Collector-Em<br>Voltage      | nitter Saturation | VDD = VBS = 15 V, IN = 5 V<br>Ic = 10 A, Tj = 25°C                                                                    |                                                 | VCE(sat) | _    | 1.85 | 2.5  | V    |
|                              |                   | VDD = VBS = 15 V, IN = 5 V<br>Ic = 10 A, Tj = 150°C                                                                   |                                                 |          | _    | 2.00 | -    | V    |
| FWDi Forwar                  | d Voltage         | IN = 0 V, If = 10 A, Tj = 25°C                                                                                        |                                                 | VF       | -    | 1.80 | 2.6  | V    |
|                              |                   | IN = 0 V, If = 10 A, Tj = 150°C                                                                                       |                                                 |          | _    | 1.70 | -    | V    |
| High Side                    | Switching Times   | VPN = 600 V, VDD(H) = VDD(L                                                                                           |                                                 | ton      | 0.80 | 1.40 | 2.00 | μs   |
|                              |                   | Ic = 10 A, Tj = 25°C, IN = 0 ⇔ 5 V<br>Inductive Load                                                                  |                                                 | tc (on)  | -    | 0.30 | 0.60 | μs   |
|                              |                   |                                                                                                                       | toff                                            | -        | 1.70 | 2.50 | μs   |      |
|                              |                   |                                                                                                                       | tc (off)                                        | -        | 0.20 | 0.60 | μs   |      |
|                              |                   |                                                                                                                       |                                                 | trr      | -    | 0.40 | -    | μs   |
| Low Side                     | Switching Times   | VPN = 600 V, VDD(H) = VDD(L                                                                                           |                                                 | ton      | 0.90 | 1.50 | 2.10 | μs   |
|                              |                   | Ic = 10 A, Tj = 25°C, IN = 0 $\Leftrightarrow$ 5<br>Inductive Load                                                    | tc (on)                                         | -        | 0.30 | 0.60 | μs   |      |
|                              |                   |                                                                                                                       | toff                                            | -        | 1.70 | 2.50 | μs   |      |
|                              |                   |                                                                                                                       |                                                 | tc (off) | -    | 0.20 | 0.60 | μs   |
|                              |                   |                                                                                                                       |                                                 | trr      | -    | 0.40 | -    | μs   |
| DRIVER SEC                   | CTION             |                                                                                                                       |                                                 |          |      |      |      |      |
| Quiescent VI                 | DD Supply Current | VDD(UH,VH,WH) = 15 V,<br>HIN(U,V,W) = 0 V                                                                             | VDD(UH) – VSS<br>VDD(VH) – VSS<br>VDD(WH) – VSS | IQDDH    | -    | -    | 0.30 | mA   |
|                              |                   | VDD(L) = 15 V,<br>LIN(U, V, W) = 0 V                                                                                  | VDD(L) - VSS                                    | IQDDL    | -    | -    | 3.50 | mA   |
| Operating VDD Supply Current |                   | VDD(UH, VH, WH) = 15 V,<br>f <sub>PWM</sub> = 20 kHz, Duty = 50%,<br>Applied to one PWM Signal<br>Input for High-Side | VDD(UH) - VSS<br>VDD(VH) - VSS<br>VDD(WH) - VSS | IPDDH    | -    | -    | 0.40 | mA   |
|                              |                   | VDD(L) = 15 V,<br>f <sub>PWM</sub> = 20 kHz, Duty = 50%,<br>Applied to one PWM Signal<br>Input for Low-Side           | VDD(L) - VSS                                    | IPDDL    | -    | -    | 7.00 | mA   |

Table 5. ELECTRICAL CHARACTERISTICS (Tc = 25°C, VD = 15 V, unless otherwise noted) (Note 6) (continued)

| Parameter                                           | Test Conditio                                                                                                   | Symbol                                          | Min       | Тур     | Max      | Unit    |    |
|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-----------|---------|----------|---------|----|
| DRIVER SECTION                                      |                                                                                                                 |                                                 | •         |         | <b>!</b> |         |    |
| Quiescent VBS Supply Current                        | VBS = 15 V<br>HIN(U, V, W) = 0 V                                                                                | VB(U) - VS(U)<br>VB(V) - VS(V)<br>VB(W) - VS(W) | IQBS      | -       | _        | 0.30    | mA |
| Operating VBS Supply Current                        | VDD = VBS = 15 V,<br>f <sub>PWM</sub> = 20 kHz, Duty = 50%,<br>Applied to one PWM Signal<br>Input for High-Side | VB(U) - VS(U)<br>VB(V) - VS(V)<br>VB(W) - VS(W) | IPBS      | -       | -        | 6.00    | mA |
| ON Threshold Voltage                                | HIN(U, V, W) - VSS, LIN(U, V,                                                                                   | W) – VSS                                        | VIN(ON)   | _       | -        | 2.6     | ٧  |
| OFF Threshold Voltage                               |                                                                                                                 |                                                 | VIN(OFF)  | 0.8     | -        | -       | V  |
| Short Circuit Trip Level                            | VDD = 15 V, CIN-VSS                                                                                             |                                                 | VCIN(ref) | 0.46    | 0.48     | 0.50    | V  |
| Supply Circuit Under-Voltage                        | Detection Level                                                                                                 |                                                 | UVDDD     | 10.3    | _        | 12.5    | ٧  |
| Protection                                          | Reset Level                                                                                                     | UVDDR                                           | 10.8      | _       | 13.0     | ٧       |    |
|                                                     | Detection Level                                                                                                 | UVBSD                                           | 10.0      | -       | 12.0     | ٧       |    |
|                                                     | Reset Level                                                                                                     | UVBSR                                           | 10.5      | -       | 12.5     | V       |    |
| Voltage Output for LVIC<br>Temperature Sensing Unit | VTS-VSS = 10 nF, Temp. = 25°                                                                                    | C                                               | VTS       | (0.905) | (1.030)  | (1.155) | V  |
| Fault Output Voltage                                | VDD = 0 V, CIN = 0 V, VFO Circuit: 10 k $\Omega$ to 5 V Pull–up                                                 |                                                 | VFOH      | 4.9     | -        | -       | V  |
|                                                     | VDD = 0 V, CIN = 1 V,<br>VFO Circuit: 10 kΩ to 5 V Pull–                                                        | VFOL                                            | -         | -       | 0.95     | V       |    |
| Fault-Output Pulse Width                            | CFOD = 22 nF                                                                                                    | tFOD                                            | 1.6       | 2.4     | -        | ms      |    |
| BOOTSTRAP SECTION                                   |                                                                                                                 |                                                 | -         |         | -        |         |    |
| Bootstrap Diode Forward Current                     | If = 0.1 A                                                                                                      |                                                 | VF        | 3.4     | 4.6      | 5.8     | ٧  |
| Built-in Limiting Resistance                        |                                                                                                                 |                                                 | RBOOT     | 30      | 38       | 46      | Ω  |

Product parametric performance is indicated in the Electrical Characteristics for the listed test conditions, unless otherwise noted. Product performance may not be indicated by the Electrical Characteristics if operated under different conditions.

<sup>8.</sup> Values based on design and/or characterization.



Figure 4. Temperature of LVIC versus VOT Characteristics

Performance guaranteed over the indicated operating temperature range by design and/or characterization tested at T<sub>J</sub> = T<sub>A</sub> = 25°C. Low duty cycle pulse techniques are used during testing to maintain the junction temperature as close to ambient as possible.

<sup>7.</sup> The fault-out pulse width tFOD depends on the capacitance value of CFOD according to the following approximate equation: tFOD = (TBD) x 10<sup>6</sup> x CFOD (s).

**Table 6. THERMISTOR CHARACTERISTIC** 

| Parameter            | Symbol           | Condition  | Min    | Тур   | Max    | Unit |
|----------------------|------------------|------------|--------|-------|--------|------|
| Resistance           | R <sub>25</sub>  | Tc = 25°C  | 46.530 | 47    | 47.47  | kΩ   |
| Resistance           | R <sub>125</sub> | Tc = 125°C | 1.344  | 1.406 | 1.471  | kΩ   |
| B-Constant (25-50°C) | -                | В          | 4009.5 | 4050  | 4090.5 | К    |
| Temperature Range    | 1                | -          | -40    | -     | +125   | °C   |



Figure 5. Thermistor Resistance versus Case Temperature

MILLIMETERS

12.7

MAX.

13.2

MIN. NOM.

12.20





SEATING PLANE

#### DIP39, 54.50x31.00x5.60, 1.78P **CASE MODGC ISSUE B**

#### **DATE 21 DEC 2023**

#### NOTES:

(e6)

- DIMENSIONING AND TOLERANCING PER ASME Y14.5M, 2009. CONTROLLING DIMENSION: MILLIMETERS

DETAIL C

- DIMENSION b and c APPLY TO THE PLATED LEADS AND ARE MEASURED BETWEEN 1.00 AND 2.00 FROM THE LEAD TIP
- POSITION OF THE LEAD IS DETERMINED AT THE BASE OF THE LEAD WHERE IT EXITS THE PACKAGE BODY

77.7

- (e9)

(D8)

AREA FOR 2D BAR CODE SHORTENED/CUT PINS ARE 2,5,8,11,14,17,19,29 AND 30



DIM

Α

|     | M              | MILLIMETERS |       |  |  |  |
|-----|----------------|-------------|-------|--|--|--|
| DIM | MIN.           | MAX.        |       |  |  |  |
| Е   | 30.90          | 31.00       | 31.10 |  |  |  |
| E1  |                | 33.50 REF   |       |  |  |  |
| E2  |                | 26.14 REF   |       |  |  |  |
| E3  |                | 12,35 REF   |       |  |  |  |
| E4  |                | 8.00 REF    |       |  |  |  |
| E5  | 35.40          | 35.90       | 36.40 |  |  |  |
| е   |                | 2.81 REF    |       |  |  |  |
| e1  |                | 7.62 BSC    |       |  |  |  |
| e2  |                | 6.60 BSC    |       |  |  |  |
| e3  |                | 3.30 BSC    |       |  |  |  |
| e4  |                | 5,35 REF    |       |  |  |  |
| e5  |                | 6.10 BSC    |       |  |  |  |
| e6  |                | 8.02 REF    |       |  |  |  |
| e7  |                | 1.78 BSC    |       |  |  |  |
| e8  |                | 10.35 REF   |       |  |  |  |
| e9  |                | 10.25 REF   |       |  |  |  |
| e10 |                | 3.60 REF    |       |  |  |  |
| e11 |                | 1.00 REF    |       |  |  |  |
| e12 |                | 0.89 BSC    |       |  |  |  |
| F   | 3.20 3.30 3.40 |             |       |  |  |  |
| F1  | 1.40           | 1.50        | 1.60  |  |  |  |
| L   |                | 5.60 REF    |       |  |  |  |
| L1  |                | 0.10 REF    |       |  |  |  |



31











#### **GENERIC MARKING DIAGRAM\***

XXXXXXXXXXXXXXXX ZZZATYWW 2D CODE

XXXXX = Specific Device Code

= Assembly Lot Code

= Assembly & Test Location

= Year ww = Work Week \*This information is generic. Please refer to device data sheet for actual part marking. Pb-Free indicator, "G" or microdot " • ", may or may not be present. Some products may not follow the Generic Marking.

| DOCUMENT NUMBER: | 98AON91300G                | Electronic versions are uncontrolled except when accessed directly from the Document Repositor Printed versions are uncontrolled except when stamped "CONTROLLED COPY" in red. |             |  |  |
|------------------|----------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------|--|--|
| DESCRIPTION:     | DIP39, 54.50x31.00x5.60, 1 | .78P                                                                                                                                                                           | PAGE 1 OF 1 |  |  |

onsemi and ONSEMI are trademarks of Semiconductor Components Industries, LLC dba onsemi or its subsidiaries in the United States and/or other countries. onsemi reserves the right to make changes without further notice to any products herein. **onsemi** makes no warranty, representation or guarantee regarding the suitability of its products for any particular purpose, nor does **onsemi** assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. onsemi does not convey any license under its patent rights nor the rights of others.

onsemi, ONSEMI., and other names, marks, and brands are registered and/or common law trademarks of Semiconductor Components Industries, LLC dba "onsemi" or its affiliates and/or subsidiaries in the United States and/or other countries. onsemi owns the rights to a number of patents, trademarks, copyrights, trade secrets, and other intellectual property. A listing of onsemi's product/patent coverage may be accessed at <a href="www.onsemi.com/site/pdf/Patent-Marking.pdf">www.onsemi.com/site/pdf/Patent-Marking.pdf</a>. onsemi reserves the right to make changes at any time to any products or information herein, without notice. The information herein is provided "as-is" and onsemi makes no warranty, representation or guarantee regarding the accuracy of the information, product features, availability, functionality, or suitability of its products for any particular purpose, nor does onsemi assume any liability arising out of the application or use of any product or circuit, and specifically disclaims any and all liability, including without limitation special, consequential or incidental damages. Buyer is responsible for its products and applications using **onsemi** products, including compliance with all laws, regulations and safety requirements or standards, regardless of any support or applications information provided by **onsemi**. "Typical" parameters which may be provided in **onsemi** data sheets and/or specifications can and do vary in different applications and actual performance may vary over time. All operating parameters, including "Typicals" must be validated for each customer application by customer's technical experts. **onsemi** does not convey any license under any of its intellectual property rights nor the rights of others. **onsemi** products are not designed, intended, or authorized for use as a critical component in life support systems. or any FDA Class 3 medical devices or medical devices with a same or similar classification in a foreign jurisdiction or any devices intended for implantation in the human body. Should Buyer purchase or use **onsemi** products for any such unintended or unauthorized application, Buyer shall indemnify and hold **onsemi** and its officers, employees, subsidiaries, affiliates, and distributors harmless against all claims, costs, damages, and expenses, and reasonable attorney fees arising out of, directly or indirectly, any claim of personal injury or death associated with such unintended or unauthorized use, even if such claim alleges that **onsemi** was negligent regarding the design or manufacture of the part. **onsemi** is an Equal Opportunity/Affirmative Action Employer. This literature is subject to all applicable copyright laws and is not for resale in any manner.

#### ADDITIONAL INFORMATION

TECHNICAL PUBLICATIONS:

 $\textbf{Technical Library:} \ \underline{www.onsemi.com/design/resources/technical-documentation}$ 

onsemi Website: www.onsemi.com

ONLINE SUPPORT: www.onsemi.com/support

For additional information, please contact your local Sales Representative at

www.onsemi.com/support/sales